Electronic Volume/Loudness Control with Serial Data Control and High Voltage-Handling Capacity



LC7535M

CMOS IC

## Overview

The LC7535M is an electronic volume and loudness control IC that provides volume, balance, and loudness functions with a minimal number of external components and that can be controlled electronically.

# **Functions**

- Volume: Provides 81 positions from 0 dB to −79 dB in 1-dB steps and −∞. A balance function can be implemented by controlling the left and right volume levels independently.
- Loudness: A loudness function can be implemented by attaching external capacitors at the output tap provided at the -20-dB position in the 5-dB step volume control.
- S (select) pin: Up to two LC7535M chips can be used on the same bus.
- Serial data input: The LC7535M supports communication with the controller in the CCB format.
  - CCB is a trademark of SANYO ELECTRIC CO., LTD.
  - CCB is SANYO's original bus format and all the bus

# addresses are controlled by SANYO.

## Specifications

#### Absolute Maximum Ratings at $Ta = 25^{\circ}C$ , $V_{SS} = 0 V$

### Feature

• High voltage-handling capacity: ±16 V.

## **Package Dimensions**

unit: mm

### 3216A-MFP30S



| Parameter                   | Symbol               | Conditions                            | Ratings                           | Unit |
|-----------------------------|----------------------|---------------------------------------|-----------------------------------|------|
|                             | V <sub>DD</sub> max  | $V_{EE} \le V_{SS} < V_{CC} < V_{DD}$ | $V_{SS}$ to $V_{SS}$ + 18         | V    |
| Maximum supply voltage      | V <sub>EE</sub> max  | $V_{EE} \le V_{SS} < V_{CC} < V_{DD}$ | $V_{\rm SS}$ – 18 to $V_{\rm SS}$ | V    |
|                             | V <sub>CC</sub> max  | $V_{EE} \le V_{SS} < V_{CC} < V_{DD}$ | $V_{SS}$ to $V_{SS}$ + 7          | V    |
|                             | V <sub>IN</sub> max1 | CL, DI, CE                            | 0 to V <sub>CC</sub> + 0.3        | V    |
| Maximum input voltage       | V <sub>IN</sub> max2 | L5dBIN, R5dBIN, L1dBIN, R1dBIN        | $V_{EE} - 0.3$ to $V_{DD} + 0.3$  | V    |
|                             | V <sub>IN</sub> max3 | S                                     | $V_{CC}$ – 0.3 to $V_{DD}$ + 0.3  | V    |
| Allowable power dissipation | Pd max               | Ta ≤ 75°C                             | 250                               | mW   |
| Operating temperature       | Topr                 |                                       | -30 to +75                        | °C   |
| Storage temperature         | Tstg                 |                                       | -40 to +125                       | °C   |

#### Allowable Operating Ranges at $Ta = 25^{\circ}C$ , $V_{SS} = 0 V$

| Parameter                | Cumhal                                       | Conditions          | Ratings                                 |     |                                         |      |
|--------------------------|----------------------------------------------|---------------------|-----------------------------------------|-----|-----------------------------------------|------|
| Faranieler               | Symbol                                       |                     | min                                     | typ | max                                     | Unit |
|                          | V <sub>DD</sub>                              | V <sub>DD</sub>     | V <sub>CC</sub> + 4.5                   |     | 16                                      | V    |
| Supply voltage           | VEE                                          | V <sub>EE</sub>     | -16                                     |     | 0                                       | V    |
|                          | V <sub>CC</sub>                              | V <sub>CC</sub>     | 4.5                                     | 5   | 5.5                                     | V    |
| Input high-level voltage | V <sub>IH</sub> 1                            | CL, DI, CE          | 0.8 V <sub>CC</sub>                     |     | V <sub>CC</sub>                         | V    |
| Input high-level voltage | V <sub>IH</sub> 2                            | S                   | $0.8 \times (V_{DD} - V_{CC}) + V_{CC}$ |     | V <sub>DD</sub>                         | V    |
| Input low-level voltage  | V <sub>IL</sub> 1 CL, DI, CE V <sub>SS</sub> | 0.2 V <sub>CC</sub> | V                                       |     |                                         |      |
|                          | V <sub>IL</sub> 2                            | S                   | V <sub>CC</sub>                         |     | $0.2 \times (V_{DD} - V_{CC}) + V_{CC}$ | V    |

Continued on next page.

SANYO Electric Co., Ltd. Semiconductor Bussiness Headquarters TOKYO OFFICE Tokyo Bldg., 1-10, 1 Chome, Ueno, Taito-ku, TOKYO, 110-8534 JAPAN Continued from preceding page.

| Parameter               | Symbol              | Conditions                     | Ratings         |     |                 | - Unit |
|-------------------------|---------------------|--------------------------------|-----------------|-----|-----------------|--------|
| Falameter               | Symbol              |                                | min             | typ | max             | Offic  |
| Input voltage amplitude | V <sub>IN</sub>     | L5dBIN, R5dBIN, L1dBIN, R1dBIN | V <sub>EE</sub> |     | V <sub>DD</sub> | Vр-р   |
| Input pulse width       | t <sub>øw</sub>     | CL                             | 1               |     |                 | μs     |
| Setup time              | t <sub>set up</sub> | CL, DI, CE                     | 1               |     |                 | μs     |
| Hold time               | t <sub>hold</sub>   | CL, DI, CE                     | 1               |     |                 | μs     |
| Operating frequency     | t <sub>opg</sub>    | CL                             |                 |     | 500             | kHz    |

# Electrical Characteristics at Ta = 25°C, $V_{SS}$ = 0 V

| Deremeter                     | Symbol            | Que ditions                                                                                                                                                                                           |     | L Locit |     |      |
|-------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------|-----|------|
| Parameter                     |                   | Conditions                                                                                                                                                                                            | min | typ     | max | Unit |
| Total harmonic distortion     | THD               | $V_{IN}$ = 1 Vrms, f = 1 kHz,<br>With all tone control settings flat, $V_{DD} - V_{EE}$ = 30 V                                                                                                        |     | 0.002   |     | %    |
| Crosstalk                     | CT                | $ \begin{array}{l} V_{IN} = 1 \mbox{ Vrms, } f = 1 \mbox{ kHz,} \\ \mbox{With all tone control settings flat, } RG = 1 \mbox{ k}\Omega, \\ \mbox{V}_{DD} - \mbox{V}_{EE} = 30 \mbox{ V} \end{array} $ |     | 70      |     | dB   |
| Output at maximum attenuation | V <sub>Omin</sub> | $V_{IN}$ = 1 V rms, f = 1 kHz, with the volume set at –∞, $V_{DD}$ – $V_{EE}$ = 30 V                                                                                                                  |     | -95     |     | dB   |
| Output noise voltage          | V <sub>N</sub>    | With all tone control settings flat, Rg = 1 k $\Omega$ IHF-A, V_{DD} – V_{EE} = 30 V                                                                                                                  |     | 2       | 10  | μV   |
| Total resistance              | Rvol1             | 5-dB volume control block                                                                                                                                                                             |     | 75      |     | kΩ   |
| Total resistance              | Rvol2             | 1-dB volume control block                                                                                                                                                                             |     | 20      |     | kΩ   |
| Output off leakage current    | I <sub>OFF</sub>  | L5dBIN, R5dBIN, LCT1, RCT1, LCT2, RCT2, L5dBOUT,<br>R5dBOUT, L1dBIN, R1dBIN, L1dBOUT, R1dBOUT, LVM,<br>RVM                                                                                            | -10 |         | +10 | μA   |
| Input high-level current      | IIH               | CL, DI, CE : $V_{IN} = V_{CC}$                                                                                                                                                                        |     |         | 10  | μA   |
| Input low-level current       | IIL               | CL, DI, CE : V <sub>IN</sub> = V <sub>SS</sub>                                                                                                                                                        | -10 |         |     | μA   |
| Current drain                 | I <sub>DD</sub>   | V <sub>DD</sub> = 16 V                                                                                                                                                                                |     |         | 1   | mA   |
|                               | I <sub>CC</sub>   | V <sub>CC</sub> = 5.5 V                                                                                                                                                                               |     |         | 1   | mA   |

## **Equivalent Circuit**



## **Sample Application Circuit**



### Test Circuit Total Harmonic Distortion



### **Output Noise Voltage**



**Pin Assignment** 

Crosstalk



No. 5760-4/9

### **Pin Descriptions**

| Pin No.                               | Pin                                | Function                                                                                                                                                                                                                                                                                                                                                                                                      | Equivalent circuit                             |  |  |
|---------------------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|--|--|
| 2                                     | L5dBIN                             | • 5-dB step attenuator inputs                                                                                                                                                                                                                                                                                                                                                                                 |                                                |  |  |
| 29                                    | R5dBIN                             | These inputs must be driven by low-impedance circuits.                                                                                                                                                                                                                                                                                                                                                        | A08921                                         |  |  |
| 3                                     | LCT1                               |                                                                                                                                                                                                                                                                                                                                                                                                               |                                                |  |  |
| 28                                    | RCT1                               | Loudness circuit connections Connect the high-band compensation capacitors between the CT1 and 5dBIN pins, and                                                                                                                                                                                                                                                                                                | ₹ ₹ <b>↑</b><br>CT2 <i><sup>™</sup></i> A08922 |  |  |
| 4                                     | LCT2                               | connect the low band compensation capacitors between the CT2 and the $V_M$ pins.                                                                                                                                                                                                                                                                                                                              |                                                |  |  |
| 27                                    | RCT2                               |                                                                                                                                                                                                                                                                                                                                                                                                               | CT1 ∞                                          |  |  |
| 5                                     | L5dBOUT                            | • 5-dB step attenuator outputs                                                                                                                                                                                                                                                                                                                                                                                |                                                |  |  |
| 26                                    | R5dBOUT                            | These outputs must be accepted by circuits with an impedance of between 47 k $\Omega$ and 1 M $\Omega$ .                                                                                                                                                                                                                                                                                                      | × × , , , , , , , , , , , , , , , , , ,        |  |  |
| 7                                     | L1dBIN                             | • 1-dB step attenuator inputs                                                                                                                                                                                                                                                                                                                                                                                 |                                                |  |  |
| 24                                    | R1dBIN                             | These inputs must be driven by low-impedance circuits.                                                                                                                                                                                                                                                                                                                                                        | A08925                                         |  |  |
| 8                                     | L1dBOUT                            | 1-dB step attenuator outputs                                                                                                                                                                                                                                                                                                                                                                                  |                                                |  |  |
| 23                                    | R1dBOUT                            | These outputs must be accepted by circuits with an impedance of between 47 k $\Omega$ and 1 M $\Omega$ .                                                                                                                                                                                                                                                                                                      | A08926                                         |  |  |
| 9                                     | LV <sub>M</sub>                    | • Common connections for the volume control circuit. The impedance of the printed circuit board pattern connected to these pins must be kept as low as possible. Since the $LV_M$ , $RV_M$ , and $V_{SS}$ pins are not connected internally, they must be connected externally as required by the various specifications. When a single-sided power supply is used, the capacitors between $V_M$ and $V_{SS}$ |                                                |  |  |
| 22                                    | RV <sub>M</sub>                    | become the residual resistance when the volume control is set at its maximum attenuation. This means that care is required in selecting the values of these capacitors.                                                                                                                                                                                                                                       |                                                |  |  |
| 12                                    | S                                  | • Selection input for the address code in the data format. If this pin is connected to $V_{DD}$ , data will be accepted when the address code is 9, and if connected to $V_{CC}$ , data will be accepted when the address code is 8.                                                                                                                                                                          |                                                |  |  |
| 17                                    | CL                                 | Input pins for the serial data used to control the device.                                                                                                                                                                                                                                                                                                                                                    | VDD                                            |  |  |
| 18                                    | DI                                 | These inputs must have an amplitude of 0 to 5 V. In applications in which any of microcontroller CL, DI, or CE may go high in backup mode (when $V_{DD} = V_{CC} = 0$ V), the signal lines must have series resistors of at least 2 k $\Omega$ inserted.                                                                                                                                                      |                                                |  |  |
| 19                                    | CE                                 |                                                                                                                                                                                                                                                                                                                                                                                                               | 7777<br>A08929                                 |  |  |
| 10                                    | V <sub>EE</sub>                    | • Power supply connections. All these pins must be connected to the corresponding power supply voltage. When power is first applied, the V <sub>CC</sub> voltage must not rise before V <sub>DD</sub> .                                                                                                                                                                                                       |                                                |  |  |
| 13                                    | V <sub>DD</sub>                    |                                                                                                                                                                                                                                                                                                                                                                                                               |                                                |  |  |
| 14<br>21                              | V <sub>SS</sub><br>V <sub>CC</sub> |                                                                                                                                                                                                                                                                                                                                                                                                               |                                                |  |  |
|                                       | •00                                |                                                                                                                                                                                                                                                                                                                                                                                                               |                                                |  |  |
| 1, 6, 11,<br>15, 16,<br>20, 25,<br>30 | NC                                 | Unconnected (NC) pins Do not connect any signals or devices to these pins.                                                                                                                                                                                                                                                                                                                                    |                                                |  |  |

#### **Control System Timing and Data Format**

The stipulated serial data must be input to the CL, DI, and CE pins to control the LC7535M. The data consists of a total of 20 bits, of which 4 bits are address and 16 bits are data.









#### **Usage Notes**

- The state of the internal analog switches are undefined when power is first applied. Applications should apply external muting to the output signal until the control data has been set up.
- To prevent the high-frequency digital signals transmitted over the CL, DI, and CE pin lines from entering the analog signal system, these lines should either be covered by the ground pattern or shielded cables should be used.

No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss.

- Anyone purchasing any products described or contained herein for an above-mentioned use shall:
  - ① Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use:
  - ② Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees jointly or severally.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of May, 1998. Specifications and information herein are subject to change without notice.